Scavenging browsing Mobile
Hot Search: SSM3K35MFV SSM3J36MFV 2SK3376TT-B
Integrated Circuit(IC) positive edge Flip Flops nc7sz74k8x MAB08A marking sz74
逻辑类型 Logic Type | 设置(预设)和复位 Set(Preset) and Reset |
电路数 Number of Circuits | D型 D-Type |
输入数 Number of Inputs | 差分 Differential |
电源电压Vcc Voltage - Supply | 1 |
静态电流Iq Current - Quiescent (Max) | 1 |
输出高,低电平电流 Current - Output High, Low | 75MHz |
低逻辑电平 Logic Level - Low | 6.5ns |
高逻辑电平 Logic Level - High | 正边沿 Positive Edge |
传播延迟时间@Vcc,CL Max Propagation Delay @ V, Max CL | 32mA,32mA |
Description & Applications | 1.65 V ~ 5.5 V |
描述与应用 | TinyLogic UHS D-Type Flip-Flop with Preset and Clear General Description The NC7SZ74 is a single D-type CMOS Flip-Flop with preset and clear from Fairchild’s Ultra High Speed Series of TinyLogic in the space saving US8 package. The device is fabricated with advanced CMOS technology to achieve ultra high speed with high output drive while maintaining low static power dissipation over a very broad VCC operating range. The device is specified to operate over the 1.65V to 5.5V VCC range. The inputs and output are high impedance when VCC is 0V. Inputs tolerate voltages up to 7V independent of VCC operating voltage. The signal level applied to the D input is transferred to the Q output during the positive going transition of the CLK pulse. Features Space saving SC70 6-lead package Ultra small MicroPak leadless package Ultra High Speed; tPD 2.6 ns Typ into 50 pF at 5V VCC High Output Drive; ±24 mA at 3V VCC Broad VCC Operating Range; 1.65V to 5.5V Matches the performance of LCX when operated at 3.3V VCC Power down high impedance inputs/output Overvoltage tolerant inputs facilitate 5V - 3V translation Patented noise/EMI reduction circuitry implemented |